## **ORIGINAL ARTICLE**

# Improved drain current characteristics of tunnel field effect transistor with heterodielectric stacked structure

## Vimala Palanichamy\*, Netravathi Kulkarni, Arun Samuel Thankamony Sarasam

Department of Electronics and Communication Engineering, Dayananda Sagar College of Engineering, Bangalore, India

Received 01 June 2019; revised 17 July 2019; accepted 23 July 2019; available online 30 July 2019

#### Abstract

In this paper, we proposed a 2-D analytical model for electrical characteristics such as surface potential, electric field and drain current of Silicon-on-Insulator Tunnel Field Effect Transistor (SOI TFETs) with a SiO<sub>2</sub>/High-k stacked gate-oxide structure. By using superposition principle with suitable boundary conditions, the Poisson's equation has been solved to model the channel region potential. The modeled channel potential is to calculate both vertical and lateral electric field. 2-D Kane's model is used to calculate the drain current of TFET and the expression is taken out by analytically integrating the band-to-band tunneling generation rate over the thickness of channel region. The device is modeled in variation with different device parameters like channel length ( $L_{CH}$ ), dielectric thickness ( $t_{ox}$ ), silicon thickness ( $t_{si}$ ) and input voltage ( $V_{ds}$  and  $V_{gs}$ ). Also, the comparison of SiO<sub>2</sub> and stacked high k dielectric TFET is obtained. It has been found from the presented results that the hetero-dielectric stacked TFET structure provides ON current 10<sup>-6</sup>A/um. However, SiO<sub>2</sub> dielectric structure provides the ON current of 10<sup>-8</sup>A/um. The proposed model is validated by comparing it with Technology Computer-Aided Design (TCAD) simulation results obtained by using SILVACO ATLAS device simulation software.

Keywords: Analytical Modeling; High-k Dielectric; Poisson's Equation; Superposition Principle; Tunnel FET (TFET).

How to cite this article

Palanichamy V, Kulkarni N, Thankamony Sarasam AR. Improved drain current characteristics of tunnel field effect transistor with heterodielectric stacked structure. Int. J. Nano Dimens., 2019; 10 (4): 368-374.

## INTRODUCTION

In this era of modern VLSI industry, power efficient and economical semiconductor devices play a major role in the semiconductor market. To cater this and improve efficiency of the device, the dimensions of the Metal oxide semiconductor field effect transistors (MOSFETs) are being continuously scaled down in nano meter range [1-4], resulting in accretion of few performance limitations called as Short Channel Effects (SCE). By using various novel devices like impact-ionization MOS devices [5-7], Nano-Electro Mechanical FETs (NMFETs), Suspended Gate MOSFETs, Multi Gate MOSFETs, Silicon on Insulator Field Effect Transistors (SOI FETs), Fin FETs, etc., these effects are overwhelmed. Yet power efficiency being the major issue in these novel devices, Since an assuring device structure is modelled to improve power efficiency termed as Tunnel Field Effect Transistors (TFETs) [8, 9]. This is a better replacement for MOSFETs because of its low and steeper sub threshold swing (SS) less than 60 mV/dec (SS for conventional MOSFETs limited to 60 mV/decade). In order to improve the ON current [10-14] of these devices high-k materials are stacked with SiO<sub>2</sub> in gate dielectric region, by this electrical characteristic of the TFETs are improved.

In this paper, a 2-D analytical solution of SOI TFETs with a  $SiO_2$ /High-k stacked gate-oxide structure has been presented. A two-dimensional Poisson's equation has been solved to derive the analytical expressions for surface potential and electrical field. By varying the surface potential, the electric field is obtained and is used for deriving the drain current by applying Kane's model [15] for tunnelling. This paper is presented as follows: The device structure of high-k stacked gate oxide TFET is explained in the section II. The adaption of 2-D

\* Corresponding Author Email: ervimala@gmail.com

This work is licensed under the Creative Commons Attribution 4.0 International License. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/. Poisson's equation and Kane's model in finding analytical solutions for surface potential, electric field and drain current in the channel respectively are derived in the section III. In Section IV the model is validated by comparing it with TCAD 2D simulation results for various parameters like channel length, dielectric thickness ( $t_{ox}$ ) and thickness of layer ( $t_{si}$ ) with different voltages. The  $I_{DS}-V_{gs}$  characteristics are obtained by using BTBT rate generation (G).

## MATERIALS AND METHODS

## Device Structure

The cross-sectional view of SOI TFET with high-k SiO<sub>2</sub>/HfO<sub>2</sub> stacked gate-oxide structure is shown in Fig. 1, where  $t_{siO2}$  is the thickness of gate oxide,  $t_k$  is the thickness of high-k material,  $t_{ox}$  is thickness of stacked gate dielectric,  $t_{si}$  is the silicon thickness,  $L_{CH}$  is the length of the channel device and  $t_{BOX}$  is the thickness of bottom of the buried oxide layer which should be grounded. If the thickness of BOX layer ( $t_{BOX}$ ) is excessively small; then voltage drop across BOX region will be negligible. The

X-axis is represented along the channel length and Y- axis has been considered along channel oxide thickness.

Table 1 shows the materials and parameters used for the proposed device structure and its dimensions also.

To study the device physics and to analyse the device characteristics the mathematical methods are included for the proposed device structure as given in this section. The surface potential in the channel and gate oxide region of TFET is given by 2 dimensional Poisson's equation:

$$\frac{\partial^2 \varphi}{\partial x^2} + \frac{\partial^2 \varphi}{\partial y^2} = 0 \tag{1}$$

By solving (1), here it is assumed that the gate oxide region is replaced by silicon material which is considered as permittivity difference. Hence, the thickness of oxide ( $t_{SiO_2}$ ) is converted by  $t_{1ox}$  which is given as,

$$t_{lox} = \frac{\varepsilon_{si}}{\varepsilon_{ox}} t_{SiO_2}$$
(2)



Fig. 1. Cross-sectional view of SOI TFET with high-k SiO<sub>2</sub>/HfO<sub>2</sub> stacked gate-oxide.

Table.1. Device Dimensions for SOI TFET with high-k SiO<sub>2</sub>/HfO<sub>2</sub> stacked gate-oxide.

| Sl. No. | Parameter                             | Variable          | Dimensions              |
|---------|---------------------------------------|-------------------|-------------------------|
| 1       | Channel Length                        | L <sub>Ch</sub>   | 30 nm                   |
| 2       | Silicon Thickness                     | $t_{Si}$          | 10 nm                   |
| 3       | Thickness of Silicon Dioxide          | t <sub>SiO2</sub> | 2 nm                    |
| 4       | Thickness of High-k Dielectric (HfO2) | t <sub>hk</sub>   | 1 nm                    |
| 5       | Thickness of Buried Oxide             | t <sub>box</sub>  | 20 nm                   |
| 6       | Source Doping Concentration           | $\mathbf{p}^+$    | $10^{20} \text{ cm}^3$  |
| 7       | Channel Doping Concentration          | n                 | $10^{20} \text{ cm}^3$  |
| 8       | Drain Doping Concentration            | n+                | $10^{16} \mathrm{cm}^3$ |

where  $\mathcal{E}_{si}$  - relative permittivity of silicon and  $\mathcal{E}_{ox}$  - relative permittivity of silicon dioxide.

To improve the device performance along with SiO<sub>2</sub> high-k dielectric is also stacked. It is noted that the high-k dielectric of thickness  $t_k$  can be considered as an equivalent SiO<sub>2</sub> thickness ( $\varepsilon_{ox} t_k / \varepsilon_k$ ) and hence the stacked gate dielectric structure can be ascertained to be a single SiO<sub>2</sub> layer. The thickness of stacked gate dielectric structure is given as,

$$t_{ox} = t_{SiO_2} + \varepsilon_{ox} t_k / \varepsilon_k$$
(3)

By considering (3), we can modify (2) for stacked gate dielectric structure as,

$$t_{loxk} = \frac{\mathcal{E}_{si}}{\mathcal{E}_{ox}} t_{ox}$$
(4)

The boundary conditions for channel region:

$$\varphi(0, y) = -\varphi_{bi} = -\frac{E_g}{2q} = \varphi_{AB}$$
(5)

$$\varphi(L_{ch}, y) = \varphi_{bi} + V_{ds} = \varphi_{CD}$$
(6)

$$\varphi(x, t_{si}) = 0 = \varphi_{BC} \tag{7}$$

The boundary conditions for gate oxide region:

$$\varphi(x, -t_{1oxk}) = V_{gs} - V_{fb} = \varphi_{FE}$$
(8)

$$\varphi(0, y) = \frac{\varphi_{AB} - \varphi_{FE}}{t_{lock}} y + \varphi_{AB} = \varphi_{FA}$$
(9)

where,  $V_{gs}$  is the gate voltage,  $V_{fb}$  is the flat band voltage,  $\mathcal{P}_{bi}$  is built in potential, q is the elementary charge and  $E_g$  is the band gap energy.

The general solution of (1) is written as,

$$\varphi(x, y) = V(y) + u_L(x, y) + u_R(x, y)$$
(10)

where, $u_L(x, y)$  and  $u_R(x, y)$  are the solution of (1).

V(y) is the solution of one-dimensional Poisson's equation in Y-direction as follows:

$$V(y) = -\frac{\varphi_s}{t_{si}}(y - t_{si}) \quad \text{in the channel region}$$
(11)

$$V(y) = \frac{\varphi_s - \varphi_{FE}}{t_{loxk}} y + \varphi_s \quad \text{in the gate oxide region} \qquad (12)$$

where  $\varphi_s$  is the surface potential , which is given as,

$$\varphi_{s} = \frac{V_{gs} - V_{fb}}{1 + t_{10xk} / t_{si}}$$
(13)

By separation of variables,  $u_L(x,y)$  and  $u_R(x,y)$  can be rewritten as follows:

$$u_{L}(x,y) = \sum_{n=1}^{\infty} b^{*}_{n} \frac{\sinh\left(\frac{n\pi(L_{CH} - x)}{\beta}\right)}{\sinh\left(\frac{n\pi L_{CH}}{\beta}\right)} \sin\left(\frac{n\pi(y + t_{lock})}{\beta}\right)$$
(14)
$$u_{R}(x,y) = \sum_{n=1}^{\infty} c^{*}_{n} \frac{\sinh\left(\frac{n\pi x}{\beta}\right)}{\sinh\left(\frac{n\pi L_{CH}}{\beta}\right)} \sin\left(\frac{n\pi(y + t_{lock})}{\beta}\right)$$
(15)

where  $\beta = t_{si} + t_{loxk}$ 

The co-efficient  $b_n^*$  and  $c_n^*$  values has been taken from [15]. Hence (10) can be rewritten as,

$$\varphi(x,y) = \begin{cases} -\frac{\varphi_{x}}{t_{xi}}(y-t_{xi}) + \sum_{n=1}^{\infty} b^{*}_{n} \frac{\sinh\left(\frac{n\pi(L_{CH}-x)}{\beta}\right)}{\sinh\left(\frac{n\pi L_{CH}}{\beta}\right)} \sin\left(\frac{n\pi(y+t_{back})}{\beta}\right) \\ +\sum_{n=1}^{\infty} c^{*}_{n} \frac{\sinh\left(\frac{n\pi x}{\beta}\right)}{\sinh\left(\frac{n\pi L_{CH}}{\beta}\right)} \sin\left(\frac{n\pi(y+t_{back})}{\beta}\right) \end{cases}$$

in the channel region (16)

$$\varphi(x,y) = \begin{cases} \frac{\varphi_s - \varphi_{FE}}{t_{\text{lox}}} y + \varphi_s + \sum_{n=1}^{\infty} b^n_n \frac{\sinh\left(\frac{n\pi L_{CH} - x}{\beta}\right)}{\sinh\left(\frac{n\pi L_{CH}}{\beta}\right)} \sin\left(\frac{n\pi (y + t_{\text{lox}k})}{\beta}\right) \\ + \sum_{n=1}^{\infty} c^n_n \frac{\sinh\left(\frac{n\pi x}{\beta}\right)}{\sinh\left(\frac{n\pi L_{CH}}{\beta}\right)} \sin\left(\frac{n\pi (y + t_{\text{lox}k})}{\beta}\right) \end{cases}$$

in the gate oxide region (17)

The total electric field (E) is given as,

$$E = \sqrt{E_x^2 + E_y^2}$$
(18)

where,  $E_x(x,y)$  is the lateral electric field of channel and  $E_y(x,y)$  is the vertical electric field of channel is obtained from (16).

$$E_{x}(x,y) = -\frac{\partial \varphi(x,y)}{\partial x}$$
(19)  
=  $\sum_{n=1}^{\infty} \frac{n\pi}{\beta} \frac{\sin\left(\frac{n\pi(y+t_{loxk})}{\beta}\right)}{\sinh\left(\frac{n\pi(L_{CH}-x)}{\beta}\right)} * \left[b_{n}^{*}\cosh\left(\frac{n\pi(L_{CH}-x)}{\beta}\right)\right] -c_{n}^{*}\cosh\left(\frac{n\pi x}{\beta}\right)$ 

Int. J. Nano Dimens., 10 (4): 368-374, Autumn 2019

$$E_{y}(x,y) = -\frac{\partial \varphi(x,y)}{\partial y}$$
(20)  
=  $\frac{\varphi_{s}}{t_{si}} - \sum_{n=1}^{\infty} \frac{n\pi}{\beta} \frac{\cos\left(\frac{n\pi(y-t_{lock})}{\beta}\right)}{\sinh\left(\frac{n\pi(L_{CH}-x)}{\beta}\right)} * \left[b_{n}^{*} \sinh\left(\frac{n\pi(L_{CH}-x)}{\beta}\right)\right] -c_{n}^{*} \sinh h\left(\frac{n\pi x}{\beta}\right)$ 

Now the analytical expression of the drain current  $(I_{DS})$  is calculated by integration of BTBT generation rate (G) over channel region. The drain current  $(I_{DS})$  can be expressed as,

$$I_{DS} = q \left[ G dx dy \right]$$
(21)

Kane's model [16] has been employed for the calculating the BTBT generation rate (G)

$$G(E) = A \cdot E \exp\left(\frac{-B}{E}\right)$$
(22)

where A and B are the two tunneling processdependent parameter, their values has been given as  $8.1 \times 10^{17}$  cm<sup>-1</sup>s<sup>-1</sup>V<sup>-2</sup> and  $3.057 \times 10^{7}$ V/cm. E is the total electric field is obtained from (17).

## **RESULTS AND DISCUSSION**

The performance of derived analytical model has been verified and analysed by Technology Computer-Aided Design (TCAD) 2D simulator. The surface potential and electric field are calculated from 2D Poisson's equations. With the variation in channel length ( $L_{CH}$ ) and voltages ( $V_{es}$  and  $V_{ds}$ ),

the surface potential and electric field graphs are plotted.

Fig. 2 shows the plot of surface potential against the channel location. The surface potential varies with respect to gate voltage  $V_{ac}$  (0V to 0.5V) with a constant drain voltage  $V_{ds}$  (0.1V) and also the thickness of stacked gate oxide  $(t_{ox})$  and silicon thickness(t<sub>a</sub>) is 3nm and 50nm respectively. The channel length is kept as 30nm, the gate voltage is varied and the surface potential is varied accordingly. With the increase in the input gate voltage, the surface potential is also increased. Therefore the surface potential linearly increases in the short channel TFETs compared to long channel TFETs. Thus the drain potential affects the entire channel region less in the long channel TFETs than the short channel TFETs. Fig. 3 shows the plots for total electric field E along the channel location with the variation in input gate voltage (say 0.2V, 0.4V and 0.6V). Based on increment in the channel location, E linearly decreases. After a particular point, in the drain region along with E values are linearly increases. It is clearly observed that with the increase in input gate voltage, the total electric field also increases. Thus, the total electric field is directly dependent on the input gate voltage.

The reduction of gate oxide thickness is usually employed to improve the ON-current  $(I_{oN})$  and to attain high ON to OFF current ratios (ION/IOFF) in TFETs. By the derived analytical model for drain current (18), transfer characteristic (IDS –Vgs



Channel Location (nm) Fig. 2. Surface Potential against channel location in variation with input gate to source Voltage.

Int. J. Nano Dimens., 10 (4): 368-374, Autumn 2019

characteristics) is plotted in Fig. 4 in logarithmic scale. The plot shows drain current (IDS) along the applied input gate voltage (Vgs) in variation with different dielectric thickness 1 nm, 2 nm & 3 nm respectively. It is clearly observed that for the reduced dielectric thickness (1 nm) shows a better ON current.

Fig. 5, Fig. 6 and Fig. 7 represents the stacked high k (SiO<sub>2</sub>/HfO<sub>2</sub>) TFET structure is compared with the SOI of SiO<sub>2</sub> gate oxide TFET structure. Fig. 5 shows the plot of surface potential versus channel location. Here channel length kept as 30 nm and voltages  $V_{ds}$  and  $V_{gs}$  are kept as constant values 0.1V and 0.2V respectively. At certain point, stacked high k of surface potential has better

improvement in the surface potential than the  $SiO_2$  structure. Thus stacked high k shows better increment in the surface potential.

A plot of electric field (E) against channel location is shown in Fig. 6. The channel length is 30nm. As compered to  $SiO_2$  structure, the stacked high k TFET of electric field are gradually gets decreased and at certain point, it gradually gets incresed in the drain region. Fig. 7 represent the drain current versus gate voltage, where the thickness of oxide  $t_{ox}$  is kept constant as 1nm. As smaller the thickness of oxide, better ON current is achieved. By comparing SiO<sub>2</sub> gate oxide and the stacked high k TFET, stacked high k is producing more drain current.



Fig. 3. Total Electric Filed along the channel location in variation with input gate to source Voltage.



Fig. 4. Transfer characteristics in logarithmic scale in variation with oxide thickness.





Fig. 5. Surface Potential along the channel location for stacked high-k dielectric and SiO<sub>2</sub>.



Fig. 6. Electric Field along the channel location for stacked high-k dielectric and SiO<sub>2</sub> with Vds=0.6V and Vgs=0.5V.

Table 2. Comparision table for electrical paramters in Stacked high-k dielectric and Silicon Dioxide.

| Parameter              | ſ                       | Stacked high-k<br>dieelctic | Silicon<br>dioxide |
|------------------------|-------------------------|-----------------------------|--------------------|
| Surface Potential (V)  | For $L = 15 \text{ nm}$ | 1.925                       | 0.715              |
| Electric Field (MV/cm) | For $L = 10 \text{ nm}$ | 1.432                       | 1.151              |
| Drain Current (A/µm)   | For $V_{gs} = 1 V$      | 10-6                        | 10-8               |

Table 2 shows the comparision table for the electrical parameters like Surface Potential, Electric Field and Drain current in SOI TFET with silicon dioxide and stacked oxide. Based on the data available in the Table 2 it shows a better results for the TFET device with stacked oxide.

## CONCLUSION

In this paper, an analytical model for SOI TFET with a  $SiO_2$ /High-k stacked gate-oxide structure has been presented. The calculation is done by using 2-D Poisson's expression along with suitable boundary conditions using superposition

V. Palanichamy et al.



Fig. 7. Transfer characteristics in logarithmic scale for stacked high-k dielectric and SiO<sub>2</sub>.

technique. The electrical characteristics such as surface potential, electric field (E) and drain current are modeled by considering all device parameters such as  $t_{ox}$ ,  $t_{si}$ ,  $L_{CH}$ ,  $V_{gs}$  and  $V_{ds}$ . The analytical model is validated in TCAD 2D simulator and we obtained  $I_{DS}$  - $V_{GS}$  characteristics by using BTBT rate generation (G). Compared to SiO<sub>2</sub>, high k stacked gate oxide material improve the better performance of the compact device structure.

## **CONFLICT OF INTEREST**

The authors declare that they have no competing interests.

#### REFERENCES

- Choi W.Y., Park B.G., Lee J. D., Liu T. J. K., (2007), Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60mV dec. *IEEE Elec. Dev. Lett.* 28: 743–745.
- [2] Zhang Q., Zhao W., Seabaugh A., (2006), Low-subthresholdswing Tunnel Transistors. *IEEE Elec. Dev. Lett.* 27: 297–300.
- [3] Vimala P., Balamurugan N. B., (2013), Modelling the centroid and charge density in double-gate MOSFETs including quantum effects. *Int. J. Elect.* 100: 1283-1295.
- [4] Vimala P., Balamurugan N. B., (2014), New analytical model for nanoscale tri-gate SOI MOSFETs including quantum effects. *IEEE J. Elec. Dev. Soc.* 2: 1-7.
- [5] Choi W. Y., Song J. Y., Lee J. D., Park Y. J., Park B.-G., (2005), 100-nm n-/p-channel I-MOS using a novel self-aligned structure. *IEEE Elect. Dev. Lett.* 26: 261–263.
- [6] Kam H., Lee D. T., Howe R. T., King T.-J., (2005), Negative capacitance tunnel field effect transistor: A novel device with low subthreshold swing and high ON current. *IEDM*

Tech. Dig. 8: 463-466.

- [7] Abele N., Fritschi N., Boucart K., Casset F., Ancey P., Ionescu A. M., (2005), Negative capacitance tunnel field effect transistor: A novel device with low subthreshold swing and high ON current . *IEDM Tech. Dig.* 8: 1075–1077.
- [8] Wang P.-F., Hilsenbeck K., Nirschl T., Oswald M., Stepper C., Weiss M., (2004), Complementary tunneling transistor for low power application. *Solid State Elect.* 48: 2281-2286.
- [9] Choi W. Y., Song J. Y., Lee J. D., Park Y. J., Park B.-G., (2005), 70-nm impact tunneling field-effect transistors (TFETs). *IEDM Tech. Dig.* 8: 975–978.
- [10] Boucart K., Ionescu A. M., (2007), Double-gate tunnel FET with high-gate dielectric. *IEEE Trans. Elec Dev.* 54: 1725-1733.
- [11] Kumar S., Goel E., Singh K., Singh B., Kumar M., Jit S., (2016), A compact 2-D analytical model for electrical characteristics of double-gate Tunnel-FETs with a SiO2/ High-k stacked gate-oxide structure. *IEEE Trans. Elec. Dev.* 60: 3291–3299.
- [12] Chiang T. K., Chen M. L., (2007), Analytical modeling of a triple material double gate TFET with hetero-dielectric gate stack. *Solid-State Elec.* 51: 387–393.
- [13] Rupam G., Brinda B., (2017), An analytical model of drain current in a nanoscale circular gate. *IEEE Tran. Ele. Dev.* 64: 45-51.
- [14] Jiang S. Y., Yuan Y., Wang X., Chen L., Zhu H., Sun Q. Q., Zhang D. W., (2018), A semi-floating gate transistor with enhanced embedded tunneling field-effect transistor. *IEEE Tran. Ele. Dev.* 39: 1497-1499.
- [15] Lee M. J., Choi W. Y., (2011), Analytical model of a singlegate silicon-on-insulator (SOI) tunneling field effect transistors (TFETs). *Solid State Elec.* 63: 110-114.
- [16] Kane E. O., (1960), Zener tunneling in Semiconductors. J. Phys. Chem. Solids. 12: 181–188.