**REVIEW ARTICLE**

# **A study of emerging semi-conductor devices for memory applications**

*Shaifali Ruhil 1,\*, Vandana Khanna 1 , Umesh Dutta 2 , Neeraj Kumar Shukla3*

<sup>1</sup> Department of Electrical, Electronics and Communication Engineering, The NorthCap University, *Gurgaon, India*

*2 Department of Electronics and Communication Engineering, Manav Rachna International Institute of Research and Studies, Faridabad, India*

*3 Department of Electrical Engineering, King Khalid University Abha, Kingdom of Saudi Arabia*

Received 05 January 2021; revised 02 February 2021; accepted 22 February 2021; available online 29 February 2021

### **Abstract**

In this paper, a study of the existing SRAM (Static Random Access Memory) cell topologies using various FET (Field Effect Transistor) low power devices has been done. Various low power based SRAM cells have been reviewed on the basis of different topologies, technology nodes, and techniques implemented. The analysis of MOSFET(Metal Oxide Semiconductor Field Effect Transistor), FinFET( Fin Field Effect Transistor), CNTFET (Carbon Nano Tube Field Effect Transistor), and TFET (Tunnel Field Effect Transistor) based SRAM cells on the basis of parameters such as stability, leakage current, power dissipation, read/write noise margin, access time has been done. HSPICE, TCAD, Synopsys Taurus, and Cadence Virtuoso were some of the software used for simulation. The simulations were done from a few µms to 7nm technology nodes by different authors.

**Keywords:** *CNTFET; FinFET; Leakage Current; MOSFET; SRAM; TCAD; TFET.*

### **How to cite this article**

*Ruhil Sh., Khanna V., Dutta U., Shukla N. K. A study of emerging semi-conductor devices for memory applications. Int. J. Nano Dimens., 2021; 12(3): 186-202.* 

# **INTRODUCTION**

MOSFET is one device that has been used in the IC (Integrated Circuit) industry since many decades and it has survived the test of the time. Most of the modern day application circuits that we use today have been driven by CMOS (Complementary Metal Oxide Semiconductor) technology which makes use of both NMOS (N-Channel Metal Oxide Semiconductor) and PMOS (P-Channel Metal Oxide Semiconductor) devices. A MOSFET device can easily work as a switch, and this property of MOSFET is generally used in digital logic circuits and memories. As we approach Deep Sub-Micron (DSM) and Ultra Deep Sub- Micron (UDSM) technologies; MOSFETs when scaled down to that level, results in reduced power

consumption, cost effective production and better device performance. But at the same time, smaller devices lead to various Short Channel Effects (SCEs) which impact the working of the device adversely. Various innovations have been done at the device level to overcome the short channel effects that arise in the MOSFET device because of scaling. Static power component is getting comparable to active or dynamic power of any MOSFET based circuits, with the rigorous scaling in dimensions of the MOSFET device.

Gorden Moore in the year 1965 estimated (Fig. 1) the exponential growth of number of transistors in integrated circuits. These days, there are billions of transistors found in an IC [1]. As per the roadmap proposed by ITRS (International Transactions Reporting System) [3], it is expected that planar devices would not prove to be

<sup>\*</sup> Corresponding Author Email: *shaifali16ecd001@ncuindia.edu*

**This work is licensed under the Creative Commons Attribution 4.0 International License.** To view a copy of this license, visit<http://creativecommons.org/licenses/by/4.0/.>





Fig. 1. Transistor count as a function of year as per Moore's Law [2].

effective from leakage point of view when the device dimensions go below 32nm. Scaling has led to various advantages like enhancement in the transistor device density and improvement in the performance of IC. The overall device performance improves but there is always a trade-off between the device performance metrics like on current, off current and Sub threshold Swing (SS) [4–6].

In a MOSFET device, due to channel shortening, the gate control over the channel electrostatic properties becomes weaker and potential at the drain end impacts the channel electrostatic properties significantly. This leads to the fact that gate will not be able to control the device operation and this further leads to enhancement in the off current which thereby worsens the device performance. High-k dielectric materials and thinner gate oxides can be used to palliate the issue by further elevating the capacitance that exists between channel and region. At the device level, it is difficult to reduce the oxide thickness below a particular value because doing that leads to increase in the leakage current induced by the gate, also popularly known as GIDL (Gate Induced Drain Leakage) [7–9]. One of the strategies that are used to combat this issue is to deploy Multiple Gates (MG) instead of single gate. MGs provide better control of channel electrostatic properties thereby leading to better device performance in terms of low leakage [10–15]. So MGFETs referred to as FinFETs are emerging as better alternative to planar MOSFETs in terms of short channel performance metrics, like Threshold voltage  $(V_{\mu})$ 

roll off, Drain-Induced Barrier Lowering (DIBL) and sub threshold slope. Other alternative devices are CNTFETs and TFETs. CNTFET devices offer increased channel mobility and improved gate capacitance. While TFET offers steep sub threshold slope.

The paper is organised as follows: In section 2, CMOS (Complementary Metal Oxide Semiconductor) based SRAM has been discussed briefly. In section 3, most popular low power devices have been discussed along with their latest techniques and circuit topologies for SRAM applications. In Section 4, review of various works done on SRAM based on MOSFET, FinFET, CNTFET and TFET has been presented in tabular form. Conclusion of the work is drawn in section 5.

## **SEMICONDUCTOR MEMORY: SRAM**

Semiconductor memory is the integral part of any digital system. Nowadays, the use of memory has boomed because of the requirement of large amount of storage. To address this growing need of semiconductor memories, various technologies and types are employed. Thereby new technologies are taking birth and the existing ones are being further developed. According to the specific application, variety of memory types is available and one of them is SRAM (Static Random Access Memory).

SRAM is volatile in nature. In it, two inverters are connected back to back. To store data at a specific memory location, one row and one column are selected with the help of a decoder/driver. The intersection point of the selected row and column



Fig. 2. Conventional Six Transistor SRAM Cell [16].

is known as memory cell. The output is sensed by the sense amplifier and the output buffer gives the output. The access time of each memory cell is same (irrespective of the memory location); hence they are known as Random Access Memory. SRAM exists as Bipolar SRAM, MOS SRAM, CMOS SRAM and Bipolar CMOS SRAM. CMOS based SRAM has been discussed in this section briefly.

### *CMOS SRAM*

The schematic of a six transistor based SRAM cell is given in the Fig. 2, in which PU, PD and PG are Pull Up transistors, Pull Down transistors and Pass Gate transistors respectively. It has two cross coupled inverters (PU-1: PD-1 and PU-2: PD-2) forming a latch. The latch is used for data retention. Two pass gate transistors (PG-1 and PG-2) are connected to Bit Lines (BL and BLB) [16]. In short, the operation of SRAM includes the selection of particular row and column from the SRAM array. When a particular column is selected, the cell connected to the associated Word Line (WL) goes high. When a particular row is selected, the cell is connected to the bit lines (BL and BLB) respectively. Depending on the state of individual transistor of the cell, the BL and BLB voltages are going to change [17].

The BL and BLB voltages are kept at a precharged value and are equated initially. When one BL goes up the pre-charged value by small amount and then the other BL goes down by a small amount. Hence when some difference is created in the voltages due to the state of the cell then the sense amplifier is turned on. One of the bit lines goes high and other goes low, thus selecting one cell in the column (This is done for all the columns). As the pass gate transistors are present above the decoder, the decoder selects only one of the columns which are connected to the input/output line. The information present on that particular column is passed on to the input/ output (I/O) lines.

### *Read Operation*

In it, BL and BLB are pre-charged to the supply voltage and WL is set, due to which PG-1 and PG-2 are enabled. The stored values present at Q and  $Q_{\rm B}$  are forwarded to the BL and BLB, resulting in the discharging of BL through PG-1 and PD-2, thus leaving the BLB at it pre-charged value. Afterwards the value at Q is read.

## *Write Operation*

These I/O lines are used to write information into the cell by forcing the voltages on the bit lines. When one of the bit lines is made high and other is made low then a bit can be written into the particular cell [17]. In write mode of operation, PG-1 transistor resists PU-1 in order to discharge node voltage at Q. In write operation, BLB and WL are set.

### *Hold Operation*

In hold mode of operation, WL is disabled. Hence the access transistors (PG-1 and PG-2) are turned off. The BL and BLB are disconnected from the latch and the entire data is held in the latch.

## **LOW POWER DEVICES : TECHNIQUES AND TOPOLOGIES**

There are four most commonly used transistors for designing SRAMs namely MOSFET, FINFETs, TFETs and CNTFETs. The comprehensive and circuitry review of these devices in respect of SRAM domain has been summarized in this work.

### *MOSFET Based SRAM Cells*

The building blocks of VLSI chips are silicon MOSFETs [18]. Also known as the Insulated Gate FET. The cross sectional view of conventional NMOS MOSFET is shown in Fig. 3.

It is a NMOSFET in which a lightly doped P substrate is diffused with heavily doped N type regions acting as Source (S) and Drain (D). Region between source and drain acts as channel with channel length L. The operation of the MOSFET is controlled by the gate voltage which may be either positive or negative (depending on the depletion or enhancement type of MOSFET) as the gate is insulated from the channel using oxide.



Fig. 3. Conventional MOSFET [19].



Fig. 4. Leakage current components in MOS [20]. Fig. 4. Leakage current components in MOS [20].

To improve the package density while keeping the fabrication cost low, various efforts are being made to scale the dimensions of the transistor. To control the short channel effects, which come into picture when the device is scaled down; gate oxide thickness is required to be scaled down. This leads to the high tunneling current into the gate insulator of the transistor [21].

Leakage mechanisms are majorly of three types (shown in Fig. 4): Gate oxide leakage currents from gate to source  $(I_{\alpha})$ , gate to bulk  $(I_{\alpha b})$  and gate to drain (I<sub>sd</sub>), Sub-threshold leakage current (I<sub>sub</sub>) and Reverse Bias PN Junction leakage  $(I_{JNs}$  and  $I_{JNd}$ ). The other leakage components that could be neglected when the device operates in normal mode are punch through current and GIDL [5].

A half select disturb free 11T SRAM Cell is introduced for ultra low voltage operations by Yajuan He, et.al in ref. [22]. The introduced SPG11T (Shared Pass Gate) SRAM is compared with 6T, 8T[23], BI10T [24], 9T[25], PNN10T [26] and 11T [27] SRAM at 40nm CMOS technology node using 0.5V supply voltage. The comparison is done based on HSPICE simulations in terms of RSNM (Read Static Noise Margin), WM (Write

Margin), leakage power and area. This design is developed to enhance the soft error immunity. To achieve significant power reduction, a column selection enabled 10T SRAM is introduced in ref. [28]. To improve the write ability, the differential VDD technique is used. The simulations are carried out for 65nm CMOS technology node. The proposed 10T SRAM exhibits reduction in leakage power when compared with existing single ended 10T SRAM.

To improve the read access speed and write margin in advanced technology nodes of CMOS; buried powered SRAM is introduced in ref. [16]. The simulations are carried out for the netlist extracted in Cadence assuming 3nm CMOS technology. This proposed buried powered SRAM is best for high performance, high density and low power memory systems in advanced processors. 6T CMOS SRAM at 65nm technology node having minimum size transistors is proposed in ref. [29]. The advantages of this design are cost reduction, less leakage currents and lower dynamic energy requirements. The most affected parameter of the design is read stability. However, this effect can be overcomed by the read assist circuits.





Fig. 5. 3D FinFET Structure [39].



Fig. 6. DIBL and Subthreshold Swing (SS) versus effective channel length [15]. Fig. 6. DIBL and Subthreshold Swing (SS) versus effective channel length [15].

In the work by Anuj Grover, et.al [30], SRAM cell co-designed with layout and assist schemes is introduced for the operation of SRAM in Wide Voltage Range (WVR) from 0.35 to 1.2V. The 32KB SRAM cell is fabricated in 28nm UTBB-FDSOI (Ultra Thin Body and Buried Oxide-Fully Depleted Silicon on Insulator) technology for benchmarking various implementations of WVR and low voltage SRAM. Figure of Merit is also proposed, which may help the designers to optimally choose the design and to improve energy efficiency. An 8T 32 KB SRAM cell design is proposed in ref. [31]. The simulations are performed in 90nm CMOS technology for the proposed 8T cell and the conventional 6T SRAM cell. During write operation, this 8T SRAM cell along with feedback interrupt improves the write ability. It can also operate at small supply voltage 0.43V. Internal write back scheme is also presented to remove the half selection problem.

### *FINFET Based SRAM Cells*

MG (Multi Gate) MOSFETs are considered as an alternative of planar MOSFETs. In Double Gate MOSFETs (DGFET), as compared to the conventional gate, a second gate is added to provide good control over SCEs. In it, both gates switch simultaneously. In DGFET, the drain produced longitudinal EF (Electric Field) is blocked from source end of the channel, because of which DIBL is reduced and sub threshold swing improves. Fabrication of self aligned DG has been challenging in DGFETs. So in order to address this issue, fin type double or triple gate MOSFETs were studied in 1989. This was the time when double gate SOI structure was fabricated by Hisamato et.al [32], which they called DELTA (DEpleted Lean channel TrAnsistor). Due to degrading Short Channel behaviour of MOSFETs, FinFETs are gaining attention over the past decade [33-38].

Fig. 5 shows the tri-gate FinFET structure proposed by Intel. FinFET is a multi gate FET in which gate is wrapped around the conducting channel called Fin. In Fig. 6, Short Channel performance of planar MOSFETs is compared with that of DG FinFETs having same channel length.

Alexandra et.al [40] explains the impact of

PVT (Process, Voltage, Temperature) Variations on power consumption and performance for different transistor sizing techniques in FinFET technologies. Results are calculated for 14nm FinFET technology. This paper defines the contributions of the variability in design steps and in selection of the most suitable transistor sizing technique for specific applications.

Techniques for dynamic supply boosting are described to enable very low voltage operations. The work in [41] focusses on 8T SOI FinFET SRAM for 14nm technology. For the on demand boosting of power supply, two concepts have been explained. In first technique, a capacitive coupling of interconnects and FinFET device is employed to boost Vdd [42]. In the second novel technique, an inductor is added to the boosting structure. This novel technique provides improved access time,  $V_{min}$  and power consumption. In ref. [43], 128 MB 6T SRAM for 10nm FinFET is used for exploring the different SRAM assists to have the best power, performance and area (PPA) gain. High density 6T 0.040 um2 and high power 6T 0.049 um2 bit cells are demonstrated for analysing PPA with assist.

While working with advanced technologies like 22nm FinFET in average 8T SRAM, there are large variations in threshold voltage. Thus, the boosted word line voltage cannot be used, as this will degrade the read stability of SRAM and also increases the read delay. In ref. [44], differential SRAM architecture is proposed having a full swing local Bit line. The proposed 22nm FinFET SRAM cell offers small read delay with lesser area compared to average 8T SRAM. This proposed SRAM architecture is energy efficient.

An ultra low voltage one-port 12T SRAM compiler is designed at 7nm FinFET technology [45]. This design attains the lowest  $V_{\text{min}}$  of 290 mv reported so far. It is noted that better energy saving is achieved even at lower voltages in the proposed design in comparison to six transistor based dual rail compiler. This is because the voltage scaling of 6T SRAM compiler is constrained by the  $V_{\text{min}}$  of 6T SRAM. Various features are supported by the compiler design such as column multiplexing, BW (Bit Write) functionality, PM (Power Management) and test features. This design offers minimum area overhead.

It is known that power gating is used for leakage current reduction in SRAMs. In ref. [46], three techniques have been evaluated for reduction in leakage power and EDP (Energy Delay Product), of 6 transistor and 8 transistor FinFET SRAM cells. The techniques used are: Power Gating technique, Near Threshold operation at VDD 0.6V and SRAM cells with Short Gated (SG) and Low Power (LP) configured FinFETs. This analysis shows that power gating is beneficial for the SRAM cells having higher leakage since power gating provides the largest reduction in leakage current. Near threshold operation is used for the SRAM cells with low leakage to further reduce the leakage current. These design techniques would enable longer battery life for sensor systems and higher reliability for IoT applications. In ref. [47], TCAD simulations are carried out to examine the Self Heating Effect (SHE) in 14nm SOI FinFET and bulk FinFET. The calibration is also performed for  $I_p-V_q$  curve based on the experimental data released by Intel in 2014 [48] for bulk FinFET and by IBM [49] for SOI FinFET. In bulk FinFET, the heat diffuses vertically towards the substrate and then to the heat sink. In Silicon on Insulator FinFET, heat is dissipated to source, drain and gate followed by the heat sink. Various optimizations are proposed for SHEs.

The implementation of Gain-Cell embedded DRAM (GC-eDRAM) is discussed for the first time by Robert Giterman, et. Al [50]. This design offers two times higher bit cell density in respect to 6T SRAM in 16nm FinFET technology. This is the good option for operating cells at low voltage because in GC-eDRAM, the leakage could be controlled for high temperatures. The Data Retention Time (DRT) is also improved. For the circuit to consume minimum energy, it should operate near  $V_{th}$  region. This concept is employed by Keonhee Cho et.al in [51]. They proposed 9T SRAM cell with one sided Schmitt Trigger inverter based on 22nm FinFET technology. A comparative analysis is done with some existing SRAM topologies in terms of energy and area. Also the proposed design offers low energy consumption and improved write ability, hold stability and read stability yields without employing write back scheme in bit interleaving structures. To evaluate the impact of device design parameters on circuit level, a quantum physical device circuit co-design is introduced using 6T SRAM cell in 7nm FinFET technology. A 1:2:1 SRAM cell is proposed in [52] because it provides appreciable balance between static power dissipation, delay and stability even under process fluctuation. This design achieves leakage reduction, and improvement in Hold Noise Margin (HNM) and Write Margin (WM). Delay comes out to be the design trade off. This work provides direction for the researches on 5nm node and beyond.



Fig. 7. CNTFET Device Structure [54].

## *Carbon Nano Tube Field Effect Transistor (CNTFET) Based SRAM Cells*

Carbon Nano Tube Field Effect Transistor based devices are getting much importance as they offer increased channel mobility and improved gate capacitance. CNTFET employs CNT as their semiconducting channels. Graphene can roll up and form a hollow cylinder called CNT [53]. The 3D CNTFET structure is given in Fig. 7 [54].

Single Walled CNT (SWCNT) consists of one cylinder only, having diameter close to 1 nm. On the basis of angle of the atomic arrangement along the tube, a SWCNT can be either a conductor or a semiconductor. This is defined by the chirality vector which is given by the integer pair (n, m). If  $n = m$  or  $n-m = 3i$  then CNT behaves as metallic; where i is an integer, otherwise it is semiconducting in nature [55]. The diameter of CNT is calculated using Equation 1 [53].

$$
D_{CNT} = \frac{\sqrt{3a^{\circ}}}{\pi} \sqrt{n^2 + m^2 + mn}
$$
 (1)

Where a<sub>o</sub> is inter atomic distance between two carbon atom neighbors (a<sub>o</sub>= 0.142 nm). In ref. [53], the effect of oxide thickness variation on gate capacitance is analysed for single and double gate MOSFET, CNTFET and silicon nanowire FET devices. Extensive simulations are carried out using the nanoHUB tools [56]. It is evident that performance is degraded in single and double gate MOSFETs whereas silicon nanowire FET and CNTFET devices offer improved threshold voltage and propagation delay and less leakage in deep nanometer nodes. CNTFET is advantageous in terms of power consumption and noise immunity compared to conventional CMOS SRAMs. Fabrication process of non ideal CNT generates semiconductor-CNTs (s-CNTs)and metallic CNTs (m-CNTs). Due to this, faulty cells are generated



Fig. 8. a) n type MOSFET Structure b) n type p-n-p-n TFET Structure [59].

along m-CNTs growth's direction. Hence a test is required to detect these faults. In ref. [57], a low cost test is proposed which achieves high fault coverage by employing three jump test algorithm. Furthermore, m-CNT generated SRAM faults are modelled. Their distribution in SRAM array is characterised.

> Performance of CNTFET is varied due to spatial distribution of Carbon Nano Tube (CNT). This impact is studied in [58], by performing monte carlo simulation. Approximately 10% lower current is observed in spatial distribution of CNT to that of uniform distribution. The SRAM SRNM (Static Read Noise Margin) is also evaluated by this approach.

# *Tunnel Field Effect Transistor (TFET) Based SRAM Cells*

TFET offers steep subthreshold slope and becomes a promising candidate for ultra low voltage operation as compared to conventional MOSFETs. Structures of n type MOSFET and n type p-n-p-n TFET [59] are shown in Fig 8(a) and Fig 8(b) respectively. A detailed analysis of TFET is performed in ref. [60]. Also the performance/ stability of various TFET SRAM cells has been analysed by using TCAD mixed mode simulations. A 7T Driver Less (DL) TFET SRAM cell is proposed having improved hold, write, and read stability and performance.

In ref. [61], a study of implementing TFET structures calibrated against state of art devices and idealised template TFETs [62,63] is presented using TCAD mixed mode simulations. In order to address the unidirectional current limit of TFET when employed in 6T SRAM, TFET templates having better characteristics are used. Device to device variation, is the key challenge for scaling beyond 10nm technology nodes.

In ref. [64], a comprehensive study of Side Wall Roughness (SWR) and variation effects in TFET and FinFET has been presented. 3D-TCAD numerical simulations have been carried out for the devices GaSb-InAs n/p-HTFETs, Si bulk n/p-FinFETs, Ge bulk p-FinFETs and  $In_{0.53}Ga_{0.47}As$  bulk n-FinFETs. Furthermore, 6T SRAM cell configuration with FinFETs and 10T SRAM configuration with HTFETs (Hetrojunction TFETs) are studied at 22nm technology node.

## **REVIEW OF WORK DONE BY AUTHORS ON LOW POWER DEVICES**

In this section, a review of the work done by various authors on the above low power devices is given in Table 1,Table 2, Table 3, Table 4 and Table

**Ref. Device/ Technology Software Used Technique Parameters Worked on by the Authors Remarks** [22] CMOS/ 40nm HSPICE 11T SRAM Leakage Power, Area, RSNM & Write margin SPG 11T (Shared Pass Gate) SRAM is designed to enhance soft error immunity. [28] CMOS/ 65nm Not<br>Mentioned 10T SRAM Dynamic power, Leakage power & Short cut power In order to improve the write ability of the proposed design, the differential VDD technique is adopted. [29] Not Not<br>Mentioned 6T SRAM Write ability, Read ability, Read time, Power consumption, Cell Area & Leakage current Read stability is affected most by decreasing the cell ratio. [30] CMOS/ 28nm Not Mentioned 8T 32 KB SI 32 NB<br>SRAM Power delay product & Figure of merit For achieving wide voltage range operation, an optimized co design of SRAM, its layout & assist schemes are proposed. [31] CMOS/ 90nm Not Mentioned 8T 32 KB SRAM Power consumption, Delay, Read SNM Write ability Internal write back scheme is presented to remove the half select problem [65] CMOS/ 90nm Not 9T SRAM Read & write stability ( Cell performance) To achieve the deep subthreshold operation & to improve the write margin, DAFC (Data Aware F/b Cutoff) scheme is used. [66] CMOS/ 65nm Cadence<br>Virtuoso 10T SRAM Write time, Write margin TGA (Transmission Gate Access) 10T SRAM with write assist technique is compared with 8T SRAM with and without write assist technique. [67] Hybrid Simulator 6T and 4T cells composed of transistors having Dynamic Double Gate structure Area, Speed, Standby Power Yin-Yang Feedback Technique (Back Gate Bias Technique) [68] CMOS/ 45nm Not Mentioned 11T SRAM Write & Read Power, Standby Leakage Power, Read stability, Write Trip Voltage, Write Trip Current, Area Low Stress SRAM cell called IP3 SRAM Bit Cell (11T) with drowsy supply voltage when the cell is in standby. [69] HSPICE 6T SRAM Gate Leakage, Static Power Dissipation, Read/Write performance, Stability, Area 6T SRAM with low gate leakage technique: 1. Improved write line voltage control. 2. PMOS Pass Transistor [70] CMOS/ 40nm Cadence 5T SRAM Static power reduction Sub Threshold (ST) 5T SRAM [71] CMOS/ 22nm HSPICE 11T SRAM FOM, Read Stability, Write ability, Hold SNM, Read & Write access time and power, Leakage power, SAPR ratio 11T ST Based Single Ended SRAM (Feedback Mechanism of ST) [72] MOSFET/ MOSFET/ TCAD GAA SiNS<br>20nm 7CAD MOSFET GAA SINS<br>MOSFET Drive current, On/Off ratio & device yield GAA SiNS MOSFET is a promising candidate for area scaling & improved power performance.

Table 1. Review summary of various CMOS based SRAM cell designs.

*Int. J. Nano Dimens., 12 (3): 186-202, Summer 2021* 193  $(cc)$  BY



# Table 2. Review summary of various FinFET based SRAM cell designs. Table 2. Review summary of various FinFET based SRAM cell designs.



# Continued Table 2. Review summary of various FinFET based SRAM cell designs.



### Continued Table 2. Review summary of various FinFET based SRAM cell designs.

## Table 3. Review summary of various CNTFET based SRAM cell designs.





### Table 4. Review summary of various TFET based SRAM cell designs.

5 respectively, keeping in view the technology node implemented, software used for simulation, various techniques opted for SRAM design and parameters worked on by the authors.

### **CONCLUSION**

In conclusion, it is seen that much of the work has been done on SRAM cell by different authors. The work done so far is mostly related to improve the performance of SRAM design using different devices like MOSFET, FinFET, CNTFET and TFET.

*Int. J. Nano Dimens., 12 (3): 186-202, Summer 2021* 197  $(cc)$  BY

The performance has been improved in terms of SRAM stability, access time, leakage current, DIBL and Subthreshold Slope. Various SRAM design techniques have been used by the authors. Also, work has been done to calibrate and optimize the MOSFET, FinFET, CNTFET and TFET at different technology nodes to design a better SRAM cell. The simulations were done from few µms to 7nm technology node by different authors. HSPICE, TCAD, Synopsys Taurus and Cadence Virtuoso were some of the software used for simulation. The



### Table 5. Summary of SRAM parameters worked on by various authors. Table 5. Summary of SRAM parameters worked on by various authors.

advantages or the trade-offs of these techniques have been summarized in this paper. Thus, the review presented here will help researchers find the direction of research in the domain of SRAM cell design using emerging devices for low power applications in ultra-deep sub-micron technology.

## **CONFLICT OF INTEREST**

Authors have no conflict of interest.

# **AUTHOR CONTRIBUTIONS**

Writing-Original Draft Preparation, Editing, S. Ruhil; Review & Editing, V. Khanna, U. Dutta; Administrative Support, N. Shukla. All authors have read and agreed to the submitted version of manuscript.

### **REFERENCES**

- [1] Moore G. E., (2006), Cramming more components onto integrated circuits. *IEEE Solid-State Circuits Lett*. 11: 33- 35.
- [2] Hopkinson M., (2015), With silicon pushed to its limits, what will power the next electronics revolution? available online: https://phys.org/news/2015-08-siliconlimits-power-electronics-revolution.html.
- [3] "International technology roadmap for semiconductors," (2007), http://www.itrs.net.
- [4] Kuhn K. J., (2011), CMOS scaling for the 22 nm node and beyond: Device physics and technology. *Proc. Int. Symp. VLSI Technol. Syst. App*.
- [5] Roy K., Mukhopadhyay S., Mahmoodi-Meimand H., (2003), Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits. *Proc. IEEE.* 91: 305-327.
- [6] Frank D. J., Dennard R. H., Nowak E., Solomon P. M., Taur Y., Hon-Sum Philip W., (2001), Device scaling limits of Si MOSFETs and their application dependencies. *Proc. IEEE*. 89: 259-288.
- [7] Chenming H., (1996), Gate oxide scaling limits and projection. *Tech. Dig. Int. Electron. Dev. Mtg*. 0-7803- 3393.
- [8] Yee-Chia Y., Tsu-Jae K., Chenming H., (2003), MOSFET gate leakage modeling and selection guide for alternative gate dielectrics based on leakage considerations. *IEEE Trans. Electron Devices*. 50: 1027-1035.
- [9] Chen J., Chan T. Y., Chen I. C., Ko P. K., Hu C., (1987), Subbreakdown drain leakage current in MOSFET. *IEEE Electron Device Lett.* 8: 515-517.
- [10] "International technology roadmap for semiconductors," (2011), http://www.itrs.net.
- [11] Skotnicki T., Hutchby J. A., Tsu-Jae K., Wong H. P., Boeuf F., (2005), The end of CMOS scaling: Toward the introduction of new materials and structural changes to improve MOSFET performance*. IEEE Circuits Dev. Mag.*

21: 16-26.

- [12] Wong H. P., Frank D. J., Solomon P. M., (1998), Device design considerations for double-gate, ground-plane, and single-gated ultra-thin SOI MOSFET's at the 25 nm channel length generation. *International Electron Devices Meeting. Technical Digest (Cat. No.98CH36217).*
- [13] Solomon P. M., Guarini K. W., Zhang Y., Chan K., Jones E. C., Cohen G. M., Krasnoperova A., Ronay M., Dokumaci O., Hovel H. J., Bucchignano J. J., Cabral C., Lavoie C., Ku V., Boyd D. C., Petrarca K., Yoon J. H., Babich I. V., Treichler J., Kozlowski P. M., Newbury J. S., Emic C. P. D., Sicina R. M., Benedict J., Wong H. P., (2003), Two gates are better than one [double-gate MOSFET process]. *IEEE Circuits Devices Mag.* 19: 48-62.
- [14] Suzuki K., Tanaka T., Tosaka Y., Horie,H., Arimoto Y., (1993), Scaling theory for double-gate SOI MOSFET's. *IEEE Trans. Electron Devices*. 40: 2326-2329.
- [15] Nowak E. J., Aller I., Ludwig T., Kim K., Joshi R. V., Ching-Te C., Bernstein K., Puri R., (2004), Turning silicon on its edge [double gate CMOS/FinFET technology]. *IEEE Circuits Devices Mag*. 20: 20-31.
- [16] Salahuddin S. M., Shaik K. A., Gupta A., Chava B., Gupta M., Weckx P., Ryckaert J., Spessot A. (2019). SRAM with buried power distribution to improve write margin and performance in advanced technology nodes. *IEEE Electron Device Lett*. 40: 1261-1264.
- [17] A Project funded by MHRD, Govt. of India, (2021), https://nptel.iitm.ac.in.
- [18] Xie Q., Xu J., Taur Y., (2012), Review and critique of analytic models of MOSFET short-channel effects in subthreshold. *IEEE Trans. Electron Devices*. 59: 1569- 1579.
- [19] Girish H., Shashikumar D., (2016), Insights of performance enhancement techniques on FinFET-based SRAM cells. *Commun. Appl. Electron*. 5: 20-26.
- [20] Agarwal A., Mukhopadhyay S., Kim C. H., Raychowdhury A., Roy K., (2005), Leakage power analysis and reduction: Models, estimation and tools. *IEE Proc Comput Digit Tech.* 152: 353-368.
- [21] Islam A., Hasan M., (2012), Leakage characterization of 10T SRAM Cell. *IEEE Trans. Electron Dev*. 59: 631-638.
- [22] He Y., Zhang J., Wu X., Si X., Zhen S., Zhang B., (2019), A half-select disturb-free 11T SRAM cell with built-in write/ read-assist scheme for ultralow-voltage operations. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst*. 27: 2344-2353.
- [23] Chang L., Fried D. M., Hergenrother J., Sleight J. W., Dennard R. H., Montoye R. K., Sekaric L., McNab S. J., Topol A. W., Adams C. D., Guarini K. W., Haensch W., (2005), Stable SRAM cell design for the 32 nm node and beyond. *Tech. Dig. Symp. VLSI Tech.*
- [24] Chang I. J., Kim J., Park S. P., Roy K., (2009), A 32 kb 10T Sub-Threshold SRAM array with bit-interleaving and differential read scheme in 90 nm CMOS*. IEEE J. Solid-State Circuits*. 44: 650-658.
- [25] Chang M., Chiu Y., Hwang W., (2012), Design and Iso-Area analysis of 9T subthreshold SRAM with bit-interleaving scheme in 65-nm CMOS. *IEEE Trans. Circuits Syst., II, Exp. Briefs*. 59: 429-433.
- [26] Chien Y., Wang J., (2018). A 0.2 V 32-Kb 10T SRAM with 41 nW standby power for IoT applications. *IEEE Trans. Circuits Syst. I, Reg. Papers*. 65: 2443-2454.
- [27] Chiu Y., Hu Y., Tu M., Zhao J., Jou S., Chuang C., (2013), A 40 nm 0.32 V 3.5 MHz 11T single-ended bit-interleaving

*Int. J. Nano Dimens., 12 (3): 186-202, Summer 2021* 199  $(cc)$  BY

subthreshold SRAM with data-aware write-assist. *Int. Symp. Low Pwr Electron. Design*.

- [28] Wen L., Zhang Y., Zeng X., (2019), Column-selectionenabled 10T SRAM utilizing shared Diff-VDD write and dropped-VDD read for power reduction. *IEEE Trans. Very Large Scale Integr.(VLSI) Syst*. 27: 1470-1474.
- [29] Torrens G., Alorda B., Carmona C., MalagÓn-PeriÁnez D., Segura J., Bota S., (2019), A 65-nm reliable 6T CMOS SRAM cell with minimum size transistors. *IEEE Trans. Emerg. Topics Comput.* 7: 447-455.
- [30] Grover A., Visweswaran G. S., Parthasarathy C. R., Daud M., Turgis D., Giraud B., Noel J., Miro-Panades I., Moritz G., Beigné E., Flatresse P., Kumar P., Azmi S., (2017), A 32 kb 0.35–1.2 V, 50 MHz–2.5 GHz bit-interleaved SRAM with 8 T SRAM cell and data dependent write assist in 28 nm UTBB-FDSOI CMOS. *IEEE Trans. Circuits Syst. I, Reg. Papers*. 64: 2438-2447.
- [31] Pasandi G., Fakhraie S. M., (2014), An 8T low-voltage and low-leakage half-selection disturb-free SRAM using bulk-CMOS and FinFETs. *IEEE Trans. Electron Dev*. 61: 2357- 2363.
- [32] Hisamoto D., Kaga T., Kawamoto Y., Takeda E., (1989), A fully depleted lean-channel transistor (DELTA)-a novel vertical ultra thin SOI MOSFET. *Tech. Dig. Int. Electron Dev. Mtg.*
- [33] Hisamoto D., Wen-Chin L., Kedzierski J., Takeuchi H., Asano K., Kuo C., Anderson E., Tsu-Jae K., Bokor J., Chenming H., (2000), FinFET-a self-aligned double-gate MOSFET scalable to 20 nm. *IEEE Transactions on Electron Dev*. 47: 2320-2325.
- [34] Bin Y., Leland C., Ahmed S., Haihong W., Bell S., Chih-Yuh Y., Tabery C., Chau H., Qi X., Tsu-Jae K., Bokor J., Chenming H., Ming-Ren L., Kyser D., (2002), FinFET scaling to 10 nm gate length. *Tech. Dig. Int. Electron Dev. Mtg.*
- [35] Tang S. H., Chang L., Lindert N., Yang-Kyu C., Wen-Chin L., Xuejue H., Subramanian V., Bokor J., Tsu-Jae K., Chenming H., (2001), FinFET-a quasi-planar double-gate MOSFET. *Dig. Tech. Pap. IEEE Int. Solid State Circuits Conf*.
- [36] Guillorn M., Chang J., Bryant A., Fuller N., Dokumaci O., Wang X., Newbury J., Babich K., Ott J., Haran B., Yu R., Lavoie C., Klaus D., Zhang Y., Sikorski E., Graham W., To B., Lofaro M., Tornello J., Haensch W., (2008), FinFET performance advantage at 22nm: An AC perspective. *Symp. VLSI Technol*.
- [37] Fu-Liang Y., Di-Hong L., Hou-Yu C., Chang-Yun C., Sheng-Da L., Cheng-Chuan H., Tang-Xuan C., Hung-Wei C., Chien-Chao H., Yi-Hsuan L., Chung-Cheng W., Chi-Chun C., Shih-Chang C., Ying-Tsung C., Ying-Ho C., Chih-Jian C., Bor-Wen C., Peng-Fu H., Jyu-Horng S., Han-Jan T., Yee-Chia Y., Yiming L., Jam-Wem L., Pu C., Mong-Song L., Chenming H., (2004), 5nm-gate nanowire FinFET. *Dig. Tech. Pap. Symp. VLSI Tech.*
- [38] Xuejue H., Wen-Chin L., Charles K., Hisamoto D., Leland C., Kedzierski J., Anderson E., Takeuchi H., Yang-Kyu C., Asano K., Subramanian V., Tsu-Jae K., Bokor J., & Chenming H., (1999), Sub 50-nm FinFET: PMOS. *Tech. Dig. Int. Electron Dev. Mtg.*
- [39] Intel's Revolutionary 22nm Transistor Technology, May 2011. http://download.intel.com/newsroom/kits/22nm/ pdfs/22nm-detailspresentation.pdf.
- [40] Zimpeck A. L., Meinhardt C., Posser G., Reis R., (2016), FinFET cells with different transistor sizing techniques against PVT variations. *IEEE Int. Symp. Circuits Syst.*
- [41] Joshi R. V., Ziegler M. M., Wetter H., (2017), A low voltage SRAM using resonant supply boosting. *IEEE J. Solid-State Circuits.* 52: 634-644.
- [42] Joshi R. V., Ziegler M., Wetter H., Wandel C., Ainspan H., (2015), 14nm FinFET based supply voltage boosting techniques for extreme low Vmin operation. *Symp. VLSI Circuits*.
- [43] Song T., Rim W., Park S., Kim Y., Yang G., Kim H., Baek S., Jung J., Kwon B., Cho S., Jung H., Choo Y., Choi J., (2017), A 10 nm FinFET 128 Mb SRAM with assist adjustment system for power, performance, and area optimization. *IEEE J. Solid-State Circuits*. 52: 240-249.
- [44] Kang K., Jeong H., Yang Y., Park J., Kim K., Jung A.-O., (2015), Full-swing local bitline SRAM architecture based on the 22-nm FinFET technology for low-voltage operation. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*  24: 1-1.
- [45] Sinangil M. E., Lin Y., Liao H. J., Chang J., (2018), A 290MV ultra-low voltage one-port SRAM compiler design using a 12T write contention and read upset free bit-cell in 7NM FinFET technology. *IEEE Symp. VLSI Circuits.*
- [46] Turi M. A., Delgado-Frias J. G., (2020), Effective low leakage 6T and 8T FinFET SRAMs: Using cells with reverse-biased FinFETs, near-threshold operation, and power gating. *IEEE Trans. Circuits Syst. II, Exp. Briefs*. 67: 765-769.
- [47] Sun J., Li X., Sun Y., Shi Y., (2020), Impact of geometry, doping, temperature, and boundary conductivity on thermal characteristics of 14-nm bulk and SOI FinFETs. *IEEE Trans. Device Mater. Rel.* 20: 119-127.
- [48] Kam H., (2014), A 14nm logic technology featuring 2 ndgeneration FinFET, air-gapped interconnects, self-aligned double patterning and a 0.0588 µm 2 SRAM cell size. *Proc. IEEE IEDM.*
- [49] Lin C., Greene B., Narasimha S., Cai J., Bryant A., Radens C., Narayanan V., Linder B., Ho H., Aiyar A., Alptekin E., An J., Aquilino M., Bao R., Basker V., Breil N., Brodsky M., Chang W., Clevenger L., Chidambarrao D., Christiansen C., Conklin D., DeWan C., Dong H., Economikos L., Engel B., Fang S., Ferrer D., Friedman A., Gabor A., Guarin F., Guan X., Hasanuzzaman M., Hong J., Hoyos D., Jagannathan B., Jain S., Jeng S., Johnson J., Kannan B., Ke Y., Khan B., Kim B., Koswatta S., Kumar A., Kwon T., Kwon U., Lanzerotti L., Lee H., Lee W., Levesque A., Li W., Li Z., Liu W., Mahajan S., McStay K., Nayfeh H., Nicoll W., Northrop G., Ogino A., Pei C., Polvino S., Ramachandran R., Ren Z., Robison R., Saraf I., Sardesai V., Saudari S., Schepis D., Sheraw C., Siddiqui S., Song L., Stein K., Tran C., Utomo H., Vega R., Wang G., Wang H., Wang W., Wang X., Wehelle-Gamage D., Woodard E., Xu Y., Yang Y., Zhan N., Zhao K., Zhu C., Boyd K., Engbrecht E., Henson K., Kaste E., Krishnan S., Maciejewski E., Shang H., Zamdmer N., Divakaruni R., Rice J., Stiffler S., Agnello P., (2014), High performance 14 nm SOI FinFET CMOS technology with 0.0174µm2 embedded DRAM and 15 levels of Cu metallization. *IEEE Int Electron Dev Mtg*.
- [50] Giterman R., Shalom A., Burg A., Fish A., Teman A., (2020), A 1-Mbit fully logic-compatible 3T gain-cell embedded DRAM in 16-nm FinFET. *IEEE Solid-State Circuits Lett.* 3: 110-113.
- [51] Cho K., Park J., Oh T. W., Jung S.-O., (2020), One-sided schmitt-trigger-based 9T SRAM cell for near-threshold operation. *IEEE Trans. Circuits Syst. I, Reg. Papers.* 67:

1551-1561.

- [52] Huo Q., Wu Z., Wang X., Huang W., Yao J., Bu J., Zhang F., Li L., Liu M., (2020), Physics-based device-circuit cooptimization scheme for 7-nm technology node SRAM design and beyond. *IEEE Trans. Electron Dev*. 67: 907- 914.
- [53] Sinha S. K., Chaudhury S., (2013), Impact of Oxide thickness on gate capacitance-a comprehensive analysis on MOSFET, nanowire FET, and CNTFET devices. *IEEE Trans. Nanotechnol.* 12: 958-964.
- [54] Kumar G., Singh A., Raj B., (2018), Design and analysis of a gate-all-around CNTFET-based SRAM cell. *J. Comput. Electron.* 17: 138-145.
- [55] Dresselhaus M. S., Dresselhaus G., Saito R., (1992), Carbon fibers based on C60 and their symmetry. *Phys. Rev. B. Condens Matter*. 45: 6234-6242.
- [56] Nano HUB Tools [Online]. Available: www.nanohub.org.
- [57] Li T., Xie F., Liang X., Xu Q., Chakrabarty K., Jing N., Jiang L., (2016), A novel test method for metallic CNTs in CNFET-based SRAMs. *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.* 35: 1192-1205.
- [58] Ahmed Z., Zhang L., Sarfraz K., Chan M., (2016), Modeling CNTFET performance variation due to spatial distribution of carbon nanotubes. *IEEE Trans. Electron Devices*. 63: 3776-3781.
- [59] Tura A., Woo J. C. S., (2010), Performance comparison of silicon steep subthreshold FETs. *IEEE Trans. Electron Dev*. 57: 1362-1368.
- [60] Chen Y., Fan M., Hu V. P., Su P., Chuang C., (2013), Design and analysis of robust tunneling FET SRAM. *IEEE Trans. Electron Dev.* 60: 1092-1098.
- [61] Strangio S., Palestri P., Esseni D., Selmi L., Crupi F., Richter S., Zhao Q., Mantl S., (2015), Impact of TFET unidirectionality and ambipolarity on the performance of 6T SRAM cells. *IEEE J. Electron Dev. Soc.* 3: 223-232.
- [62] Knoll L., Zhao Q., Nichau A., Trellenkamp S., Richter S., Schäfer A., Esseni D., Selmi L., Bourdelle K. K., Mantl S., (2013), Inverters with Strained Si nanowire complementary tunnel field-effect transistors. *IEEE Electron Dev. Lett.* 34: 813-815.
- [63] Richter S., Schulte-Braucks C., Knoll L., Luong G. V., Schäfer A., Trellenkamp S., Zhao Q., Mantl S., (2014), Experimental demonstration of inverter and NAND operation in p-TFET logic at ultra-low supply voltages down to VDD = 0.15 V. *72nd Device Research Conf*.
- [64] Agrawal N., Liu H., Arghavani R., Narayanan V., Datta S., (2015), Impact of variation in nanoscale silicon and non-silicon FinFETs and tunnel FETs on device and SRAM performance. *IEEE Trans. Electron Dev*. 62: 1691-1697.
- [65] Chang M., Chang S., Chou P., Wu W., (2011), A 130 mV SRAM with expanded write and read margins for subthreshold applications. *IEEE J. Solid-State Circuits*. 46: 520-529.
- [66] Farkhani H., Peiravi A., Moradi F., (2015), A new write assist technique for SRAM design in 65nm CMOS technology. *Integration.* 50: 16-27.
- [67] Yamaoka M., Osada K., Tsuchiya R., Horiuchi M., Kimura S., Kawahara T., (2004), Low power SRAM menu for SOC application using Yin-Yang-feedback memory cell technology. *Dig. Tech. Pap. Symp. VLSI Tech.*
- [68] Kumar R., Pattanaik M., Shukla N., (2012), Characterization of a novel low-power SRAM bit-cell structure at deep sub-micron CMOS technology for

multimedia applications. *Circuits and Systems*. 3: 23-28. [69] Razavipour G., Afzali-Kusha A., Pedram M., (2009), Design

- and analysis of two low-power SRAM cell structures. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.* 17: 1551-1555.
- [70] Teman A., Mordakhay A., Mezhibovsky J., Fish A., (2012), A 40-nm sub-threshold 5T SRAM bit cell with improved read and write stability. *IEEE Trans. Circuits Syst., II, Exp. Briefs.* 59: 873-877.
- [71] Ahmad S., Gupta M. K., Alam N., Hasan M., (2016), Single-ended schmitt-trigger-based robust low-power SRAM cell. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst*. 24: 2634-2642.
- [72] Lee Y., Park G.-H., Choi B., Yoon J., Kim H.-J., Kim T., Kim D. M., Kang M.-H., Choi S.-J., (2020), Design study of the gate-all-around silicon nanosheet MOSFETs. *Semicond. Sci. Technol.* 35: 41-46.
- [73] Lin Y., Cheng C., Jhan Y., Kurniawan E. D., Du Y., Lin Y., Wu Y., (2018), Hybrid P-channel/N-substrate Poly-Si nanosheet junctionless field-effect transistors with trench and gateall-around structure. *IEEE Trans. Nanotechnol.* 17: 1014- 1019.
- [74] Endo K., uchi S. O., Ishikawa Y., Liu Y., Matsukawa T., Sakamoto K., Masahara M., Tsukada J., Ishii K., Yamauchi H., Suzuki E., (2009), Independent-double-gate FinFET SRAM for leakage current reduction. *IEEE Electron Dev. Lett*. 30: 757-759.
- [75] Bansal A., Mukhopadhyay S., Roy K., (2007), Deviceoptimization technique for robust and low-power FinFET SRAM design in nanoscale Era. *IEEE Trans. Electron Dev*. 54: 1409-1419.
- [76] Waffle F., Salehuddin F., Mohd Zain A. S., Kaharudin K. E., Haroon H., Razak H., Idris S., baharudin zamani Z., Maheran A., (2018), 30 nm DG-FinFET 3D construction impact towards short channel effects. *Indones. J. Electr. Eng. Comput. Sci*. 12: 1358-1365.
- [77] Nawaz M., Molzer W., Decker S., Giles L.-F., Schulz T., (2007), On the device design assessment of multigate FETs (MuGFETs) using full process and device simulation with 3D TCAD. *Microelectronics J*. 38: 1238-1251.
- [78] Nawaz M., Molzer W., Haibach P., Landgraf E., Roesner W., Staedele M., Luyken H., Gencer A., (2006), Validation of 30 nm process simulation using 3D TCAD for FinFET devices. *Semicond. Sci. Technol.* 21: 1111-1117.
- [79] Zhang Z., Jiang X., Wang R., Guo S., Wang Y., Huang R., (2018), Extraction of process variation parameters in FinFET technology based on compact modeling and characterization. *IEEE Trans. Electron Dev*. 65: 847-854.
- [80] Fan M., Wu Y., Hu V. P., Hsieh C., Su P., Chuang C., (2011), Comparison of 4T and 6T FinFET SRAM cells for subthreshold operation considering variability-A modelbased approach. *IEEE Trans. Electron Dev*. 58: 609-616.
- [81] Kerber P., Kanj R., Joshi R. V., (2013), Strained SOI FINFET SRAM design. *IEEE Electron Dev. Lett*. 34: 876-878.
- [82] Oh T. W., Jeong H., Kang K., Park J., Yang Y., Jung S., (2017), Power-gated 9T SRAM cell for low-energy operation. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst*. 25: 1183-1187.
- [83] Saxena S., Mehra R., (2017), Low-power and high-speed 13T SRAM cell using FinFETs. *IET Circ. Dev. Syst*. 11: 250- 255.
- [84] Yang Y., Park J., Song S. C., Wang J., Yeap G., Jung S., (2015), Single-ended 9T SRAM cell for near-threshold voltage operation with enhanced read performance in 22-nm FinFET technology. *IEEE Trans. Very Large Scale*

*Integr. (VLSI) Syst*. 23: 2748-2752.

- [85] Ebrahimi B., Afzali-Kusha A., Mahmoodi H., (2014), Robust FinFET SRAM design based on dynamic back-gate voltage adjustment. *Microelectron Reliab*. 54: 2604- 2612.
- [86] Carlson A., Guo Z., Balasubramanian S., Zlatanovici R., Liu T. K., Nikolic B., (2010), SRAM read/write margin enhancements using FinFETs. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst*. 18: 887-900.
- [87] Park J., Yang Y., Jeong H., Song S. C., Wang J., Yeap G., Jung S., (2015), Design of a 22-nm FinFET-based SRAM with read Buffer for Near-Threshold Voltage Operation. *IEEE Trans. Electron Dev.* 62: 1698-1704.
- [88] Ansari M., Afzali-Kusha H., Ebrahimi B., Navabi Z., Afzali-Kusha A., Pedram M., (2015), A near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20nm FinFET technologies. *Integration*. 50: 91- 106.
- [89] Yang Y., Jeong H., Song S. C., Wang J., Yeap G., Jung S., (2016), Single Bit-Line 7T SRAM cell for near-threshold voltage operation with enhanced performance and energy in 14 nm FinFET technology. *IEEE Trans. Circuits Syst. I, Reg. Papers*. 63: 1023-1032.
- [90] Guler A., Jha N. K., (2019), Three-dimensional monolithic FinFET-based 8T SRAM cell design for enhanced read time and low leakage. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst*. 27: 899-912.
- [91] Pal P. K., Kaushik B. K., Dasgupta S., (2014), Design metrics improvement for SRAMs using symmetric dual- \$k\$ spacer (SymD-\$k\$) FinFETs. *IEEE Trans. Electron Devices*. 61: 1123-1130.
- [92] Zheng P., Connelly D., Ding F., Liu T. K., (2015a), FinFET evolution toward stacked-nanowire FET for CMOS technology scaling. *IEEE Trans. Electron Devices*. 62: 3945-3950.
- [93] Zheng P., Connelly D., Ding F., Liu T. K., (2015b), Simulation-based study of the inserted-oxide FinFET for future low-power system-on-chip applications. *IEEE Electron Dev. Lett*. 36: 742-744.
- [94] Akkala A. G., Venkatesan R., Raghunathan A., Roy K., (2016), Asymmetric underlapped sub-10-nm n-FinFETs for high-speed and low-leakage 6T SRAMs. *IEEE Trans. Electron Dev*. 63: 1034-1040.
- [95] Jaksic Z., Canal R., (2013), Comparison of SRAM cells for 10-nm SOI FinFETs under process and environmental variations. *IEEE Trans. Electron Dev*. 60: 49-55.
- [96] Zhang X., Connelly D., Zheng P., Takeuchi H., Hytha M., Mears R. J., Liu T. K., (2016), Analysis of 7/8-nm Bulk-Si FinFET technologies for 6T-SRAM scaling. *IEEE Trans. Electron Dev*. 63: 1502-1507.
- [97] Zhang X., Connelly D., Takeuchi H., Hytha M., Mears R., King Liu T.-J., (2016), Comparison of SOI versus bulk FinFET technologies for 6T-SRAM voltage scaling at the 7-/8-nm node. *IEEE Trans. Electron Dev.* 64: 329-332.
- [98] Mann R. W., Zhao M., Parihar S., Gao Q., Arya A., Radens C., Pandey S. M., Versaggi J., Higman J. M., Carter R., (2019), An extrinsic device and leakage mechanism in advanced bulk FinFET SRAM. *IEEE Trans. Very Large Scale Integr. (VLSI) Syst*. 27: 1819-1827.
- [99] Kanhaiya P. S., Lau C., Hills G., Bishop M. D., Shulaker M. M., (2019), Carbon nanotube-based CMOS SRAM: 1 kbit 6T SRAM arrays and 10T SRAM cells. *IEEE Trans. Electron Dev.* 66: 5375-5380.
- [100] You K., Nepal K., (2011), Design of a ternary static memory cell using carbon nanotube-based transistors. *Micro Nano Lett.* 6: 381-385.
- [101] Zhang Z., Delgado-Frias J. G., (2012), Carbon nanotube SRAM design with metallic CNT or removed metallic CNT tolerant approaches. *IEEE Trans. Nanotechnol.* 11: 788- 798.
- [102] Zhang Z., Delgado-Frias J. G., (2014), Near-threshold CNTFET SRAM cell design with word-line boosting and removed metallic CNT tolerance. *IEEE Trans. Nanotechnol.* 13: 182-191.
- [103] Liu J., Clavel M. B., Hudait M. K., (2017), An energyefficient tensile-strained Ge/InGaAs TFET 7T SRAM cell architecture for ultralow-voltage applications. *IEEE Trans. Electron Dev.* 64: 2193-2200.
- [104] Makosiej A., Gupta N., Vladimirescu A., Vakul N., Cotofana S., Mahapatra S., Anghel C., Amara A., (2016), Ultra-low leakage SRAM design with sub-32nm tunnel FETs for low standby power applications. *Micro Nano Lett*. 11: 828-831.
- [105] Pown M., Lakshmi B., (2020), Investigation of radiation hardened TFET SRAM cell for mitigation of single event upset. *IEEE J. Electron Dev. Soc*. 8: 1397-1403.
- [106] Chen Y., Fan M., Hu V. P., Su P., Chuang C., (2014),

Evaluation of stability, performance of ultra-low voltage MOSFET, TFET, and mixed TFET-MOSFET SRAM cell with write-assist circuits. *IEEE J. Emerg. Sel. Topics Circuits Syst*. 4: 389-399.

- [107] Amir M. F., Trivedi A. R., Mukhopadhyay S., (2016), Exploration of Si/Ge tunnel FET bit cells for ultra-low power embedded memory. *IEEE J. Emerg. Sel. Topics Circuits Syst*. 6: 185-197.
- [108] Peng C., Yang Z., Lin Z., Wu X., Li X., (2021), Reverse bias current eliminated, read-separated, and write-enhanced tunnel FET SRAM. *IEEE Trans. Circuits Syst., II, Exp. Briefs*. 68: 466-470.
- [109] Mohammed M. U., Chowdhury M. H., (2018), Reliability and energy efficiency of the tunneling transistor-based 6T SRAM cell in sub-10 nm domain. *IEEE Trans. Circuits Syst., II, Exp. Briefs*. 65: 1829-1833.
- [110] Luong G. V., Strangio S., Tiedemann A. T., Bernardy P., Trellenkamp S., Palestri P., Mantl S., Zhao Q. T., (2018), Strained silicon complementary TFET SRAM: Experimental demonstration and simulations. *IEEE J. Electron Dev. Soc.* 6: 1033-1040.
- [111] Ahmad S., Ahmad S. A., Muqeem M., Alam N., Hasan M., (2019), TFET-Based robust 7T SRAM cell for low power application. *IEEE Trans. Electron Dev*. 66: 3834-3840.